#include "interrupt.h"
#include "interr.h"
#include "breakpoint.h"
-#include "monitor.h"
#include "genesis/constants.h"
-#define INSN_LEN 4
+#define INSN_LEN sizeof(unsigned int)
void
-arch_init()
+arch_init(void)
{
return;
}
return 0;
}
-/* This function is somewhat misnamed, it actually just jumps to the
- correct target address without attempting to execute the delay slot.
- For other instructions it just increments the returned PC value. */
+/* Find the next instruction in the control flow. For a instruction
+ with branch delay slot, this is the branch/jump target if the branch
+ is taken, and PC + 8 if it is not taken. For other instructions it
+ is PC + 4. */
static unsigned int
-emulate_branch(os_context_t *context, unsigned int inst)
+next_insn_addr(os_context_t *context, unsigned int inst)
{
unsigned int opcode = inst >> 26;
unsigned int r1 = (inst >> 21) & 0x1f;
break;
}
break;
- case 0x1: /* bltz, bgez, bltzal, bgezal */
- switch((inst >> 16) & 0x1f) {
+ case 0x1: /* bltz, bgez, bltzal, bgezal, ... */
+ switch(r2) {
case 0x00: /* bltz */
+ case 0x02: /* bltzl */
if(os_context_register(context, r1) < 0)
tgt += disp;
+ else
+ tgt += INSN_LEN;
break;
case 0x01: /* bgez */
+ case 0x03: /* bgezl */
if(os_context_register(context, r1) >= 0)
tgt += disp;
+ else
+ tgt += INSN_LEN;
break;
case 0x10: /* bltzal */
- if(os_context_register(context, r1) < 0)
+ case 0x12: /* bltzall */
+ if(os_context_register(context, r1) < 0) {
tgt += disp;
- *os_context_register_addr(context, 31)
- = os_context_pc(context) + INSN_LEN;
+ *os_context_register_addr(context, 31)
+ = os_context_pc(context) + INSN_LEN;
+ } else
+ tgt += INSN_LEN;
break;
case 0x11: /* bgezal */
- if(os_context_register(context, r1) >= 0)
+ case 0x13: /* bgezall */
+ if(os_context_register(context, r1) >= 0) {
tgt += disp;
- *os_context_register_addr(context, 31)
- = os_context_pc(context) + INSN_LEN;
+ *os_context_register_addr(context, 31)
+ = os_context_pc(context) + INSN_LEN;
+ } else
+ tgt += INSN_LEN;
break;
- default: /* conditional branches/traps for > MIPS I, ignore for now. */
+ default:
+ tgt += INSN_LEN;
break;
}
break;
+ case 0x2: /* j */
+ tgt = jtgt;
+ break;
+ case 0x3: /* jal */
+ tgt = jtgt;
+ *os_context_register_addr(context, 31)
+ = os_context_pc(context) + INSN_LEN;
+ break;
case 0x4: /* beq */
+ case 0x14: /* beql */
if(os_context_register(context, r1)
== os_context_register(context, r2))
tgt += disp;
+ else
+ tgt += INSN_LEN;
break;
case 0x5: /* bne */
+ case 0x15: /* bnel */
if(os_context_register(context, r1)
!= os_context_register(context, r2))
tgt += disp;
+ else
+ tgt += INSN_LEN;
break;
case 0x6: /* blez */
+ case 0x16: /* blezl */
if(os_context_register(context, r1)
<= os_context_register(context, r2))
tgt += disp;
+ else
+ tgt += INSN_LEN;
break;
case 0x7: /* bgtz */
+ case 0x17: /* bgtzl */
if(os_context_register(context, r1)
> os_context_register(context, r2))
tgt += disp;
+ else
+ tgt += INSN_LEN;
break;
- case 0x2: /* j */
- tgt = jtgt;
- break;
- case 0x3: /* jal */
- tgt = jtgt;
- *os_context_register_addr(context, 31)
- = os_context_pc(context) + INSN_LEN;
+ case 0x10:
+ case 0x11:
+ case 0x12:
+ switch (r1) {
+ /* CP0/CP1/CP2 branches */
+ case 0x08:
+ /* FIXME */
+ tgt += INSN_LEN;
+ break;
+ }
break;
default:
- tgt += 4;
+ tgt += INSN_LEN;
break;
}
return tgt;
void
arch_skip_instruction(os_context_t *context)
{
- /* Skip the offending instruction. Don't use os_context_insn here,
+ /* Skip the offending instruction. Don't use os_context_insn here,
since in case of a branch we want the branch insn, not the delay
- slot. */
+ slot. */
*os_context_pc_addr(context)
- = emulate_branch(context,
- *(unsigned int *)(os_context_pc(context)));
+ = (os_context_register_t)
+ next_insn_addr(context,
+ *(unsigned int *)(os_context_pc(context)));
}
unsigned char *
*os_context_register_addr(context, reg_NL4) |= -1LL<<31;
}
-unsigned long
+void
+arch_clear_pseudo_atomic_interrupted(os_context_t *context)
+{
+ *os_context_register_addr(context, reg_NL4) &= ~(-1LL<<31);
+}
+
+unsigned int
arch_install_breakpoint(void *pc)
{
unsigned int *ptr = (unsigned int *)pc;
- unsigned int insn = *ptr;
- unsigned long result;
+ unsigned int insn;
- /* Don't install over a branch/jump with delay slot. */
- if (arch_insn_with_bdelay_p(insn))
- ptr++;
+ /* Don't install over a branch/jump with delay slot. */
+ if (arch_insn_with_bdelay_p(*ptr))
+ ptr++;
- result = (unsigned long)insn;
+ insn = *ptr;
*ptr = (trap_Breakpoint << 6) | 0xd;
os_flush_icache((os_vm_address_t)ptr, INSN_LEN);
- return result;
+ return insn;
+}
+
+static inline unsigned int
+arch_install_after_breakpoint(void *pc)
+{
+ unsigned int *ptr = (unsigned int *)pc;
+ unsigned int insn;
+
+ /* Don't install over a branch/jump with delay slot. */
+ if (arch_insn_with_bdelay_p(*ptr))
+ ptr++;
+
+ insn = *ptr;
+ *ptr = (trap_AfterBreakpoint << 6) | 0xd;
+ os_flush_icache((os_vm_address_t)ptr, INSN_LEN);
+
+ return insn;
}
void
-arch_remove_breakpoint(void *pc, unsigned long orig_inst)
+arch_remove_breakpoint(void *pc, unsigned int orig_inst)
{
unsigned int *ptr = (unsigned int *)pc;
- *ptr = (unsigned int) orig_inst;
+ /* We may remove from a branch delay slot. */
+ if (arch_insn_with_bdelay_p(*ptr))
+ ptr++;
+
+ *ptr = orig_inst;
os_flush_icache((os_vm_address_t)ptr, INSN_LEN);
}
+/* Perform the instruction that we overwrote with a breakpoint. As we
+ don't have a single-step facility, this means we have to:
+ - put the instruction back
+ - put a second breakpoint at the following instruction,
+ set after_breakpoint and continue execution.
+
+ When the second breakpoint is hit (very shortly thereafter, we hope)
+ sigtrap_handler gets called again, but follows the AfterBreakpoint
+ arm, which
+ - puts a bpt back in the first breakpoint place (running across a
+ breakpoint shouldn't cause it to be uninstalled)
+ - replaces the second bpt with the instruction it was meant to be
+ - carries on
+
+ Clear? */
+
static unsigned int *skipped_break_addr, displaced_after_inst;
static sigset_t orig_sigmask;
arch_do_displaced_inst(os_context_t *context, unsigned int orig_inst)
{
unsigned int *pc = (unsigned int *)os_context_pc(context);
- unsigned int *break_pc, *next_pc;
- unsigned int next_inst;
+ unsigned int *next_pc;
orig_sigmask = *os_context_sigmask_addr(context);
sigaddset_blockable(os_context_sigmask_addr(context));
- /* Figure out where the breakpoint is, and what happens next. */
- if (os_context_bd_cause(context)) {
- break_pc = pc+1;
- next_inst = *pc;
- } else {
- break_pc = pc;
- next_inst = orig_inst;
- }
-
/* Put the original instruction back. */
- arch_remove_breakpoint(break_pc, orig_inst);
- skipped_break_addr = break_pc;
+ arch_remove_breakpoint(pc, orig_inst);
+ skipped_break_addr = pc;
/* Figure out where it goes. */
- next_pc = (unsigned int *)emulate_branch(context, next_inst);
-
- displaced_after_inst = arch_install_breakpoint(next_pc);
+ next_pc = (unsigned int *)next_insn_addr(context, *pc);
+ displaced_after_inst = arch_install_after_breakpoint(next_pc);
}
-static void
-sigtrap_handler(int signal, siginfo_t *info, void *void_context)
+void
+arch_handle_breakpoint(os_context_t *context)
{
- os_context_t *context = arch_os_get_context(&void_context);
- unsigned int code = (os_context_insn(context) >> 6) & 0xfffff;
-
- switch (code) {
- case trap_Halt:
- fake_foreign_function_call(context);
- lose("%%primitive halt called; the party is over.\n");
-
- case trap_PendingInterrupt:
- arch_skip_instruction(context);
- interrupt_handle_pending(context);
- break;
-
- case trap_Error:
- case trap_Cerror:
- interrupt_internal_error(signal, info, context, code == trap_Cerror);
- break;
+ handle_breakpoint(context);
+}
- case trap_Breakpoint:
- handle_breakpoint(signal, info, context);
- break;
+void
+arch_handle_fun_end_breakpoint(os_context_t *context)
+{
+ *os_context_pc_addr(context)
+ = (os_context_register_t)(unsigned int)
+ handle_fun_end_breakpoint(context);
+}
- case trap_FunEndBreakpoint:
- *os_context_pc_addr(context)
- = (os_context_register_t)(unsigned int)
- handle_fun_end_breakpoint(signal, info, context);
- break;
+void
+arch_handle_after_breakpoint(os_context_t *context)
+{
+ arch_install_breakpoint(skipped_break_addr);
+ arch_remove_breakpoint((unsigned int *)os_context_pc(context),
+ displaced_after_inst);
+ *os_context_sigmask_addr(context) = orig_sigmask;
+}
- case trap_AfterBreakpoint:
- arch_remove_breakpoint(os_context_pc_addr(context), displaced_after_inst);
- displaced_after_inst = arch_install_breakpoint(skipped_break_addr);
- *os_context_sigmask_addr(context) = orig_sigmask;
- break;
+void
+arch_handle_single_step_trap(os_context_t *context, int trap)
+{
+ unsigned int code = *((u32 *)(os_context_pc(context)));
+ int register_offset = code >> 11 & 0x1f;
+ handle_single_step_trap(context, trap, register_offset);
+ arch_skip_instruction(context);
+}
- case 0x10:
- /* Clear the pseudo-atomic flag */
- *os_context_register_addr(context, reg_NL4) &= ~(-1LL<<31);
+static void
+sigtrap_handler(int signal, siginfo_t *info, os_context_t *context)
+{
+ unsigned int code = (os_context_insn(context) >> 6) & 0xfffff;
+ /* FIXME: This magic number is pseudo-atomic-trap from parms.lisp.
+ * Genesis should provide the proper #define, but it specialcases
+ * pseudo-atomic-trap to work around some oddity on SPARC.
+ * Eventually this should go into handle_trap. */
+ if (code==0x10) {
+ arch_clear_pseudo_atomic_interrupted(context);
arch_skip_instruction(context);
interrupt_handle_pending(context);
- return;
-
- default:
- interrupt_handle_now(signal, info, context);
- break;
- }
+ } else
+ handle_trap(context,code & 0x1f);
}
#define FIXNUM_VALUE(lispobj) (((int)lispobj) >> N_FIXNUM_TAG_BITS)
static void
-sigfpe_handler(int signal, siginfo_t *info, void *void_context)
+sigfpe_handler(int signal, siginfo_t *info, os_context_t *context)
{
- os_context_t *context = arch_os_get_context(&void_context);
unsigned int bad_inst = os_context_insn(context);
unsigned int op, rs, rt, rd, funct, dest = 32;
int immed;
arch_skip_instruction(context);
}
-void
-arch_install_interrupt_handlers()
+unsigned int
+arch_get_fp_control(void)
{
- undoably_install_low_level_interrupt_handler(SIGTRAP,sigtrap_handler);
- undoably_install_low_level_interrupt_handler(SIGFPE,sigfpe_handler);
-}
+ register unsigned int ret asm("$2");
-extern lispobj call_into_lisp(lispobj fun, lispobj *args, int nargs);
+ __asm__ __volatile__ ("cfc1 %0, $31" : "=r" (ret));
-lispobj
-funcall0(lispobj function)
-{
- lispobj *args = current_control_stack_pointer;
+ return ret;
+}
- return call_into_lisp(function, args, 0);
+void
+arch_set_fp_control(unsigned int fp)
+{
+ __asm__ __volatile__ ("ctc1 %0, $31" :: "r" (fp));
}
-lispobj
-funcall1(lispobj function, lispobj arg0)
+void
+arch_install_interrupt_handlers(void)
{
- lispobj *args = current_control_stack_pointer;
+ undoably_install_low_level_interrupt_handler(SIGTRAP,sigtrap_handler);
+ undoably_install_low_level_interrupt_handler(SIGFPE,sigfpe_handler);
+}
- current_control_stack_pointer += 1;
- args[0] = arg0;
+#ifdef LISP_FEATURE_LINKAGE_TABLE
- return call_into_lisp(function, args, 1);
-}
+/* Linkage tables for MIPS
-lispobj
-funcall2(lispobj function, lispobj arg0, lispobj arg1)
-{
- lispobj *args = current_control_stack_pointer;
+ Linkage entry size is 16, because we need 4 instructions to implement
+ a jump. The entry size constant is defined in parms.lisp.
- current_control_stack_pointer += 2;
- args[0] = arg0;
- args[1] = arg1;
+ Define the register to use in the linkage jump table. For MIPS this
+ has to be the PIC call register $25 aka t9 aka reg_ALLOC. */
+#define LINKAGE_TEMP_REG reg_ALLOC
- return call_into_lisp(function, args, 2);
+/* Insert the necessary jump instructions at the given address. */
+void
+arch_write_linkage_table_jmp(void* reloc_addr, void *target_addr)
+{
+ /* Make JMP to function entry. The instruction sequence is:
+ lui $25, 0, %hi(addr)
+ addiu $25, $25, %lo(addr)
+ jr $25
+ nop */
+ unsigned int *insn = (unsigned int *)reloc_addr;
+ unsigned int addr = (unsigned int)target_addr;
+ unsigned int hi = ((addr + 0x8000) >> 16) & 0xffff;
+ unsigned int lo = addr & 0xffff;
+
+ *insn++ = (15 << 26) | (LINKAGE_TEMP_REG << 16) | hi;
+ *insn++ = ((9 << 26) | (LINKAGE_TEMP_REG << 21)
+ | (LINKAGE_TEMP_REG << 16) | lo);
+ *insn++ = (LINKAGE_TEMP_REG << 21) | 8;
+ *insn = 0;
+
+ os_flush_icache((os_vm_address_t)reloc_addr, LINKAGE_TABLE_ENTRY_SIZE);
}
-lispobj
-funcall3(lispobj function, lispobj arg0, lispobj arg1, lispobj arg2)
+void
+arch_write_linkage_table_ref(void *reloc_addr, void *target_addr)
{
- lispobj *args = current_control_stack_pointer;
-
- current_control_stack_pointer += 3;
- args[0] = arg0;
- args[1] = arg1;
- args[2] = arg2;
-
- return call_into_lisp(function, args, 3);
+ *(unsigned int *)reloc_addr = (unsigned int)target_addr;
}
+
+#endif